# Hole energy dependent interface trap generation in MOSFET Si/SiO2 interface

Article in IEEE Electron Device Letters · September 2005

DOI: 10.1109/LED.2005.852739 · Source: IEEE Xplore

CITATIONS

49

Sauthors, including:

Dhanoop Varghese
Texas Instruments Inc.
50 PUBLICATIONS 1,621 CITATIONS

SEE PROFILE

SEE PROFILE

SEE PROFILE

READS

578

Shayan Mahapatra
Lerner Research Institute
284 PUBLICATIONS 6,334 CITATIONS

SEE PROFILE

# Hole Energy Dependent Interface Trap Generation in MOSFET Si/SiO<sub>2</sub> Interface

D. Varghese, S. Mahapatra, Member, IEEE, and M. A. Alam, Senior Member, IEEE

Abstract—The nature and composition of generated interface-trap ( $\Delta N_{\rm IT}$ ) in p-MOSFETs is studied as a function of hole energy. By observing the time dependence of generation during stress and the amount of recovery after stress, it is shown that  $\Delta N_{\rm IT}$  is due to both broken  $\equiv\!$ Si–H and  $\equiv\!$ Si–O– bonds, their ratio governed by hole energy. In the absence of hot holes  $\Delta N_{\rm IT}$  is primarily composed of broken  $\equiv\!$ Si–H, which show a lower power-law time exponent and a fraction of which anneal after stress. Additional  $\Delta N_{\rm IT}$  is created in the presence of hot holes, which is due to broken  $\equiv\!$ Si–O– bonds. These traps show a much larger power-law time exponent, and they do not anneal after stress. These observations have important implications for lifetime prediction under negative bias temperature instability, Fowler–Nordheim, and hot carrier injection stress conditions.

Index Terms—Anode hole-injection (AHI) model, charge pumping, Fowler–Nordheim (FN), H release model, interface and bulk traps, MOSFET, negative bias temperature instability (NBTI), reaction-diffusion (R-D) model, stress-induced leakage current (SILC).

## I. INTRODUCTION

NTERFACE-TRAP generation  $(\Delta N_{\rm IT})$  is an important issue in MOSFETs subjected to negative bias temperature instability (NBTI), hot carrier injection (HCI) and Fowler-Nordheim (FN) stress [1]-[3].  $N_{\rm IT}$  is due to trivalent silicon atoms at Si/SiO<sub>2</sub> interface (Si<sub>3</sub> $\equiv$ Si-), which show up as  $P_b$  centers in ESR studies [4].  $\Delta N_{\rm IT}$  during stress is generally believed solely due to rupture of  $\equiv$ Si-H bonds at the Si/SiO<sub>2</sub> interface [5]. The released H species move away and leave behind  $\equiv Si-(N_{IT})$ , which can be monitored by charge pumping (CP) [6]. The nature (H<sub>2</sub>, H  $^{\circ}$  or H<sup>+</sup>) and rate of diffusion of released H species away from the Si/SiO2 interface determines the time evolution of  $\Delta N_{\rm IT}$ , as explained by the basic [5] and modified [7]-[9] reaction-diffusion (R-D) approaches. While NBTI stress (negligible hot holes) produce only  $\Delta N_{\rm IT}$  [10], others such as HCI and FN stress (hot holes present) also produce bulk traps  $(\Delta N_{\rm OT})$  [11], [12].  $\Delta N_{\rm OT}$  is believed to be due to broken  $\equiv$ Si-O- bonds at oxide bulk and show up as stress-induced leakage current (SILC) [13]–[15].

In this letter, we demonstrate that this simple view of the role of hole energy in producing  $\Delta N_{\rm IT}$  and  $\Delta N_{\rm OT}$  is incomplete, and depending on hole energy,  $\Delta N_{\rm IT}$  may consist of both

Manuscript received March 22, 2005; revised May 6, 2005. The review of this letter was arranged by Editor E. Sangiorgi.

M. A. Alam is with the School of Electrical Engineering and Computer Science, Purdue University, West Lafayette 47907 USA.

Digital Object Identifier 10.1109/LED.2005.852739

broken  $\equiv$ Si-H and  $\equiv$ Si-O- bonds. Understanding the composition of interface traps has implications for reliability theory and lifetime projection. Specifically,  $\Delta N_{\rm IT}$  created by low energy holes (e.g., NBTI) has a lower power-law time exponent (n)than that observed for  $\Delta N_{\rm IT}$  or  $\Delta N_{\rm OT}$  during HCI [2] or FN stress [10], [12] when hot holes are present. Lower n of  $\Delta N_{\rm IT}$ for NBTI is explained by the release of either or both neutral H  $^{\circ}$ and  $H_2$  [7]. Higher n of  $\Delta N_{\rm IT}$  for HCI and FN stress can be explained by either (a) release of  $H^+$  [7] or (b) broken  $\equiv Si-O$ bonds [13] (together with broken  $\equiv$ Si-H bonds) at the Si/SiO<sub>2</sub> interface. Since this scenarios lead to substantially different lifetime projections, it is important to understand and quantify the nature and composition of  $N_{\rm IT}$  buildup due to broken  $\equiv$ Si-H and  $\equiv$ Si-O- bonds, and check for the release of H<sup>+</sup>, if any. We know of no effort so far, that has successfully differentiated between these two types of interface trap generation processes.

This letter attempts to isolate and quantify  $N_{\rm IT}$  generation due to broken  $\equiv$ Si-H and  $\equiv$ Si-O- bonds based on the simple observation that once the stress is removed,  $\Delta N_{\rm IT}$  associated with  $\equiv$ Si-H bonds recovers fast [8], [16], while  $\Delta N_{\rm IT}$  associated ≡Si-O- bonds does not recover. Therefore, various combination of  $\equiv Si-H$  and  $\equiv Si-O-$  related defects are created by varying hole energy and their relaxation dynamics are studied. Specifically, this is done by stressing p-MOSFETs at different gate  $(V_G)$  and substrate  $(V_B)$  voltages and monitoring  $N_{\rm IT}$  buildup and recovery for successive stress and post-stress periods. It is shown that when stressed at low  $V_G(V_B=0)$  such that hot hole (HH) generation is negligible,  $\Delta N_{\rm IT}$  is due to broken ≡Si–H bonds, a fraction of which recovers after stress is removed. When HH generation is increased (by increasing  $V_B$ ) for any stress  $V_G$  [10], [17], enhanced  $\Delta N_{\rm IT}$  is observed. HH induced additional  $\Delta N_{
m IT}$  does not recover and shows a unique power law in time  $(n \sim 0.5)$  that matches well with that of SILC. It is concluded that the additional  $\Delta N_{\rm IT}$  caused by  $V_B > 0$  stress is due to HH induced broken  $\equiv$ Si-O bonds at the Si/SiO<sub>2</sub> interface. Our results have important implications for selection of NBTI, FN and HCI stress voltages, projection of device lifetime under variety of operating conditions, and modeling of interface traps by R-D model.

#### II. RESULTS AND DISCUSSION

Experiments were performed on p-channel non-nitrided gate oxide MOSFETs having oxide thickness  $(T_{\rm PHY})$  of 22, 24, and 26 Å. The devices were stressed at different  $V_G$  and  $V_B$  to vary the oxide and substrate fields respectively, and were followed by a post-stress period. The stress and post-stress was periodically stopped to measure charge pumping current (fixed pulse amplitude,  $f=800~{\rm kHz}$ ) for  $N_{\rm TT}$  extraction. Note, traps at and

D. Varghese and S. Mahapatra are with the Department of Electrical Engineering, Indian Institute of Technology Bombay, Mumbai 400076, India (e-mail: souvik@ee.iitb.ac.in).



Fig. 1. Time evolution of interface trap density for  $V_B=0$  and 2 V stress. Stressing was done on 26 Å p-MOSFETs at  $T=27~^{\circ}\mathrm{C}$  in inversion. Time evolution of  $V_B=2$  V stress induced enhanced interface trap density and SILC are also shown. SILC was measured at  $V_G=-2.5~\mathrm{V}$ .

very near the Si/SiO $_2$  interface can respond to charge pumping measurements. Since relaxation during measurement is a concern [18], the delay between stop of stress and start of next stress was 500 ms. High  $V_G$  SILC was measured on *separate*, identically stressed devices when required to monitor  $N_{\rm OT}$ . Multiple  $V_G$  sweeps were performed with delays in-between to nullify any charge trapping induced transient effects [19].

Fig. 1 shows the time evolution of  $\Delta N_{\rm IT}$  for stress under different  $V_B$  but identical  $V_G$ .  $\Delta N_{\rm IT}$  shows a power law in time, with  $n \sim 0.2$  for stress at  $V_B = 0$ .  $\Delta N_{\rm IT}$  increases with hole energy as stress  $V_B$  is increased, and the power law signature is maintained although with a higher value of time exponent  $(n \sim 0.3)$ . Note, the time beyond which the  $V_B > 0$ V induced  $\Delta N_{\rm IT}$  enhancement shows up reduces as  $V_B$  is increased. Time evolution of  $V_B > 0$  stress induced additional  $\Delta N_{\rm IT} \{ \Delta^2 N_{\rm IT} = \Delta N_{\rm IT} (V_B > 0) - \Delta N_{\rm IT} (V_B = 0) \}$  together with measured high- $V_G$  SILC are also shown in Fig. 1. Both additional  $\Delta N_{\rm IT}$  and SILC were observed for  $V_B>0$ stress only when HH generation is significant, show good correlation with quantum yield [10] of HH generation as  $V_B$  is increased (not shown), and show a time power law with  $n \sim 0.5$ . The reason behind higher n for  $\Delta N_{\rm IT}$  under the presence of HH is explained below.

Note,  $\Delta N_{\rm IT}$  under normal NBTI  $(V_B=0)$  is due to the rupture of  $\equiv$ Si–H bonds, and would show a time exponent  $n\sim0.165$  if the diffusing species is  ${\rm H_2}$ , and  $n\sim0.25$  if it is H  $^\circ$  [7]. Any intermediate value  $(n\sim0.2)$  can be explained by any of the following: 1) a mix of  ${\rm H_2}$  and H  $^\circ$  species, 2) H  $^\circ$  species plus dispersive transport, and 3)  ${\rm H_2}$  species plus recovery due to measurement delay [7]. Independent measurements of the activation energy of diffusion also points to  ${\rm H_2}$  species [10], [17]. The  $n\sim0.3$  time exponent of enhanced  $\Delta N_{\rm IT}$  for  $V_B>0$  stress is due to the sum of two components:  $normal\ \Delta N_{\rm IT}$  with  $n\sim0.2$  plus the  $additional\ \Delta N_{\rm IT}$  with  $n\sim0.5$  (Fig. 1). Note that depending on stress  $V_G$  and  $V_B$ ,  $\Delta N_{\rm IT}$  for  $V_B>0$  stress shows a wide range of n (not plotted here for brevity) depending on the relative magnitude of normal and additional components. However,  $\Delta^2 N_{\rm IT}$  always shows a time exponent of  $n\sim0.5$ .



Fig. 2. Interface trap generation at 1000s stress and amount recovered after a subsequent 1000 s post-stress phase. (LHS) For  $V_B=0$  V and  $V_B=2$  V stress at different stress  $V_G$ . (RHS) For different stress  $V_B$  at a fixed stress  $V_G$ . Stressing was done on 22 Å p-MOSFETs at  $T=27\,^{\circ}\mathrm{C}$  in inversion. Post-stress  $V_G$ ,  $V_B=0$  V.

The  $n \sim 0.5$  time exponent of  $\Delta^2 N_{\rm IT}$  can be due to (a) broken  $\equiv$ Si-H bonds followed by release of ionic H<sup>+</sup> [7], (b) broken ≡Si-O- bonds [13], [20] or (c) both. Note, SILC is always observed together with additional  $\Delta N_{\rm IT}$  in the presence of HH, which clearly identifies that  $\equiv$ Si-O-bonds are broken [20]. Therefore, at least some of additional  $\Delta N_{\rm IT}$  is due to broken ≡Si-O- bonds at Si/SiO<sub>2</sub> interface. It remains to be seen if additional ≡Si-H bonds are also broken with subsequent release of  $H^+$ , and whether  $H^+$  plays some role in breaking  $\equiv Si-O$ bonds [21]. To analyze any possible release of H<sup>+</sup>, the generation and recovery of  $\Delta N_{\rm IT}$  is monitored for successive stress (with and without  $V_B$ ) and relax phase. Note, R-D model predicts that once the stress is removed, some of the released H species come back to the interface and rapidly re-passivate ≡Si− to form  $\equiv$ Si-H, thereby reducing  $\Delta N_{\rm IT}$  [7], [8]. However, no known mechanism exists for the passivation of broken ≡Si-Obonds.

Fig. 2 shows  $\Delta N_{\rm IT}$  generation and recovery as a function of stress  $V_G$  (LHS) and stress  $V_B$  (RHS). As shown in Fig. 2 (LHS),  $\Delta N_{\rm IT}$  generation and recovery increases with increase in stress  $V_G$  (for all stress  $V_B$ ). However, additional  $\Delta N_{\rm IT}$  generated for  $V_B>0$  V stress (for all stress  $V_G$ ) does not recover. This becomes clearer from Fig. 2 (RHS), which shows  $\Delta N_{\rm IT}$  generation increases with stress  $V_B$ , but  $\Delta N_{\rm IT}$  recovery is always identical for all stress  $V_B$  (similar to  $V_B=0$  case). Fig. 3 shows  $\Delta N_{\rm IT}$  generation and recovery as a function of post stress  $V_G$ .  $\Delta N_{\rm IT}$  recovery is always identical for both  $V_B=0$  and  $V_B>0$  stress and is weakly dependent on the sign and magnitude of post stress  $V_G$ .

Figs. 2 and 3 prove that additional  $\Delta N_{\rm IT}$  generated in the presence of HH does not recover. Therefore, enhanced  $\Delta N_{\rm IT}$  in the presence of HH for  $V_B>0$  stress is entirely due to additional contribution from broken  $\equiv$ Si–O– bonds at the Si/SiO<sub>2</sub> interface. If H<sup>+</sup>ions were generated from broken  $\equiv$ Si–H bonds, a fraction of them should have diffused back to the Si/SiO<sub>2</sub> interface and passivate at least a fraction of the additional  $\equiv$ Si–. Furthermore, the insensitivity of  $\Delta N_{\rm IT}$  recovery to post stress



Fig. 3. Interface trap generation for  $V_B=0$  V and  $V_B=2$  V stress and its recovery during a subsequent post-stress phase for different post-stress  $V_G$ . Stressing was done on 26 Å p-MOSFETs at T=27 °C in inversion. Post-stress  $V_B=0$  V for all measurements. Lines are guide to the eye.

 $V_G$  (Fig. 3) can only be explained if the returning H species is neutral. This rules out the presence (generation) of H<sup>+</sup> during both  $V_B=0$  and  $V_B>0$  stress.

#### III. CONCLUSION

To summarize, the nature of interface trap generation in p-MOSFET is studied by varying the energy of hot holes during NBTI and FN stress. In the absence of hot holes (HH), inversion layer (cold) holes induce  $\Delta N_{\rm IT}$  by breaking  $\equiv$ Si–H bonds. Released H species move away as neutral H ° or H<sub>2</sub>, yield a time power-law with  $n \sim 0.2$ , and come back after stress and anneal a fraction of  $\Delta N_{\rm IT}$  by passivating  $\equiv$ Si-H bonds. HH generation and subsequent injection into oxide break  $\equiv$ Si-O- bonds, which appears as additional  $\Delta N_{\rm IT}$ and  $\Delta N_{\rm OT}$ , show a power-law with  $n \sim 0.5$  and does not recover after stress. Overall  $\Delta N_{\mathrm{IT}}$  becomes a sum of normal and additional  $\Delta N_{\rm IT}$  components and shows a power-law with 0.2 < n < 0.5. Finally, the lack of evidence of H<sup>+</sup> release with HH injection would imply that such a process is an unlikely precursor to generating bulk traps that could lead to time-dependent dielectric breakdown, which has important implications for theories of gate dielectric breakdown.

## REFERENCES

[1] K. Uwasawa, T. Yamamoto, and T. Mogami, "A new degradation mode of scaled p+ polysilicon gate p-MOSFETs induced by bias temperature instability," in *IEDM Tech. Dig.*, 1995, pp. 871–874.

- [2] S. Ogawa and N. Shiono, "Interface-trap generation induced by hot-hole injection at the Si-SiO<sub>2</sub> interface," *Appl. Phys. Lett.*, vol. 61, no. 7, pp. 807–809, 1992.
- [3] J.-H. Shiue, J. Y. Lee, and T.-S. Chao, "A study of interface trap generation by Fowler–Nordheim and substrate-hot-carrier stresses for 4-nm thick gate oxides," *IEEE Trans. Electron Devices*, vol. 46, no. 8, pp. 1705–1710, Aug. 1999.
- [4] E. H. Poindexter and P. J. Caplan, "Characterization of Si/SiO<sub>2</sub> interface defects by electron spin resonance," *Prog. Surf. Sci.*, vol. 14, pp. 201–294, 1983.
- [5] K. O. Jeppson and C. M. Svensson, "Negative bias stress of MOS devices at high electric fields and degradation of MOS devices," *J. Appl. Phys.*, vol. 48, pp. 2004–2014, 1977.
- [6] AUTHOR Pls supply page range, monthG. Groeseneken, H. E. Maes, N. Beltran, and R. F. De Keersmaecker, "A reliable approach to charge pumping measurements in MOS transistors," *IEEE Trans. Electron Devices*, vol. ED-31, pp. 42–53, Jan., 1984.
- [7] S. Chakravarthi, A. T. Krishnan, V. Reddy, C. F. Machala, and S. Krishnan, "A comprehensive framework for predictive modeling of negative bias temperature instability," in *Proc. Int. Reliability Physics Symp.*, 2004, pp. 273–282.
- [8] M. A. Alam, "A critical examination of the mechanics of dynamic NBTI for p-MOSFETs," in *IEDM Tech. Dig.*, 2003, pp. 345–348.
- [9] H. Kufluoglu and M. A. Alam, "A geometrical unification of the theories of NBTI and HCI time exponents and its implications for ultra-scaled planar and surround gate MOSFETs," in *IEDM Tech. Dig.*, 2004, pp. 113–116.
- [10] S. Mahapatra, P. B. Kumar, and M. A. Alam, "Investigation and modeling of interface and bulk trap generation during negative bias temperature instability of p-MOSFETs," *IEEE Trans. Electron Devices*, vol. 51, no. 9, pp. 1371–1379, Sep. 2004.
- [11] S. Mahapatra, C. D. Parikh, V. R. Rao, C. R. Viswanathan, and J. Vasi, "A comprehensive study of hot-carrier induced interface and oxide trap distributions in MOSFETs using a novel charge pumping technique," *IEEE Trans. Electron Devices*, vol. 47, no. 1, pp. 171–177, Jan. 2000.
- [12] D. Esseni, J. D. Bude, and L. Selmi, "On interface and oxide degradation in VLSI MOSFETs—Part II: Fowler—Nordheim stress regime," *IEEE Trans. Electron Devices*, vol. 49, no. 2, pp. 254–263, Feb 2002.
- [13] J. D. Bude, B. E. Weir, and P. J. Silverman, "Explanation of stress-in-duced damage in thin oxides," in *IEDM Tech. Dig.*, 1998, pp. 179–182.
- [14] M. Alam, "SILC as a measure of trap generation and predictor of T<sub>BD</sub> in ultrathin oxides," *IEEE Trans. Electron Devices*, vol. 49, no. 2, pp. 226–231, Feb. 2002.
- [15] M. Alam, J. Bude, and A. Ghetti, "Field acceleration for oxide break-down-can an accurate anode hole injection model resolve the E versus 1/E controversy," *Proc. Int. Reliability Physics Symp.*, pp. 21–26, 2000.
- [16] S. Rangan, N. Mielke, and E. C. C. Yeh, "Universal recovery behavior of negative bias temperature instability," in *IEDM Tech. Dig.*, 2003, pp. 341–344.
- [17] S. Mahapatra and M. A. Alam, "A predictive reliability model for pMOS bias temperature degradation," in *IEDM Tech. Dig.*, 2002, pp. 505–509.
- [18] M. Ershov, S. Saxena, H. Karbasi, S. Winters, S. Minehane, J. Babcock, R. Lindley, P. Clifton, M. Redford, and A. Shibkov, "Dynamic recovery of negative bias temperature instability in p-type metal-oxide-semiconductor field-effect transistors," Appl. Phys. Lett., vol. 83, pp. 1647–1649, 2003.
- [19] J. De Blauwe, J. V. Houdt, D. Wellekens, G. Groeseneken, and H. E. Maes, "SILC-related effects in flash E<sup>2</sup> PROMs-part I: A quantitative model for steady-state SILC," *IEEE Trans. Electron Devices*, vol. 45, no. 8, pp. 1745–1750, Aug. 1998.
- [20] T. C. Yang and K. C. Saraswat, "Effect of physical stress on the degradation of thin SiO<sub>2</sub> films under electrical stress," *IEEE Trans. Electron Devices*, vol. 47, no. 4, pp. 746–755, Apr. 2000.
- [21] D. J. DiMaria and E. Cartier, "Mechanism for stress-induced leakage currents in thin silicon dioxide films," *J. Appl. Phys.*, vol. 78, no. 6, pp. 3883–3894, 1995.